|
JP3535527B2
(en)
|
1997-06-24 |
2004-06-07 |
マサチューセッツ インスティテュート オブ テクノロジー |
Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization
|
|
US7227176B2
(en)
|
1998-04-10 |
2007-06-05 |
Massachusetts Institute Of Technology |
Etch stop layer system
|
|
US6750130B1
(en)
|
2000-01-20 |
2004-06-15 |
Amberwave Systems Corporation |
Heterointegration of materials using deposition and bonding
|
|
US6602613B1
(en)
|
2000-01-20 |
2003-08-05 |
Amberwave Systems Corporation |
Heterointegration of materials using deposition and bonding
|
|
JP2003520444A
(en)
|
2000-01-20 |
2003-07-02 |
アンバーウェーブ システムズ コーポレイション |
Low threading dislocation density lattice-mismatched epilayer that does not require high-temperature growth
|
|
AU2001263211A1
(en)
|
2000-05-26 |
2001-12-11 |
Amberwave Systems Corporation |
Buried channel strained silicon fet using an ion implanted doped layer
|
|
US6573126B2
(en)
|
2000-08-16 |
2003-06-03 |
Massachusetts Institute Of Technology |
Process for producing semiconductor article using graded epitaxial growth
|
|
US6649480B2
(en)
|
2000-12-04 |
2003-11-18 |
Amberwave Systems Corporation |
Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs
|
|
US6593641B1
(en)
|
2001-03-02 |
2003-07-15 |
Amberwave Systems Corporation |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
US6830976B2
(en)
|
2001-03-02 |
2004-12-14 |
Amberwave Systems Corproation |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
US6900103B2
(en)
|
2001-03-02 |
2005-05-31 |
Amberwave Systems Corporation |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
JP2004531054A
(en)
*
|
2001-03-02 |
2004-10-07 |
アンバーウェーブ システムズ コーポレイション |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
US6703688B1
(en)
|
2001-03-02 |
2004-03-09 |
Amberwave Systems Corporation |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
US6724008B2
(en)
|
2001-03-02 |
2004-04-20 |
Amberwave Systems Corporation |
Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits
|
|
WO2002082514A1
(en)
|
2001-04-04 |
2002-10-17 |
Massachusetts Institute Of Technology |
A method for semiconductor device fabrication
|
|
US6855649B2
(en)
*
|
2001-06-12 |
2005-02-15 |
International Business Machines Corporation |
Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing
|
|
AU2002322105A1
(en)
|
2001-06-14 |
2003-01-02 |
Amberware Systems Corporation |
Method of selective removal of sige alloys
|
|
US7301180B2
(en)
|
2001-06-18 |
2007-11-27 |
Massachusetts Institute Of Technology |
Structure and method for a high-speed semiconductor device having a Ge channel layer
|
|
WO2003001671A2
(en)
|
2001-06-21 |
2003-01-03 |
Amberwave Systems Corporation |
Improved enhancement of p-type metal-oxide-semiconductor field-effect transistors
|
|
EP1415331A2
(en)
|
2001-08-06 |
2004-05-06 |
Massachusetts Institute Of Technology |
Formation of planar strained layers
|
|
US7138649B2
(en)
|
2001-08-09 |
2006-11-21 |
Amberwave Systems Corporation |
Dual-channel CMOS transistors with differentially strained channels
|
|
US6974735B2
(en)
|
2001-08-09 |
2005-12-13 |
Amberwave Systems Corporation |
Dual layer Semiconductor Devices
|
|
US6933518B2
(en)
|
2001-09-24 |
2005-08-23 |
Amberwave Systems Corporation |
RF circuits including transistors having strained material layers
|
|
US6649492B2
(en)
*
|
2002-02-11 |
2003-11-18 |
International Business Machines Corporation |
Strained Si based layer made by UHV-CVD, and devices therein
|
|
WO2003079415A2
(en)
|
2002-03-14 |
2003-09-25 |
Amberwave Systems Corporation |
Methods for fabricating strained layers on semiconductor substrates
|
|
US7615829B2
(en)
|
2002-06-07 |
2009-11-10 |
Amberwave Systems Corporation |
Elevated source and drain elements for strained-channel heterojuntion field-effect transistors
|
|
US6995430B2
(en)
|
2002-06-07 |
2006-02-07 |
Amberwave Systems Corporation |
Strained-semiconductor-on-insulator device structures
|
|
AU2003238963A1
(en)
|
2002-06-07 |
2003-12-22 |
Amberwave Systems Corporation |
Semiconductor devices having strained dual channel layers
|
|
US7074623B2
(en)
|
2002-06-07 |
2006-07-11 |
Amberwave Systems Corporation |
Methods of forming strained-semiconductor-on-insulator finFET device structures
|
|
US7335545B2
(en)
|
2002-06-07 |
2008-02-26 |
Amberwave Systems Corporation |
Control of strain in device layers by prevention of relaxation
|
|
US7307273B2
(en)
|
2002-06-07 |
2007-12-11 |
Amberwave Systems Corporation |
Control of strain in device layers by selective relaxation
|
|
US20030227057A1
(en)
|
2002-06-07 |
2003-12-11 |
Lochtefeld Anthony J. |
Strained-semiconductor-on-insulator device structures
|
|
US6946371B2
(en)
|
2002-06-10 |
2005-09-20 |
Amberwave Systems Corporation |
Methods of fabricating semiconductor structures having epitaxially grown source and drain elements
|
|
US6982474B2
(en)
|
2002-06-25 |
2006-01-03 |
Amberwave Systems Corporation |
Reacted conductive gate electrodes
|
|
US7018910B2
(en)
|
2002-07-09 |
2006-03-28 |
S.O.I.Tec Silicon On Insulator Technologies S.A. |
Transfer of a thin layer from a wafer comprising a buffer layer
|
|
US6953736B2
(en)
|
2002-07-09 |
2005-10-11 |
S.O.I.Tec Silicon On Insulator Technologies S.A. |
Process for transferring a layer of strained semiconductor material
|
|
FR2842350B1
(en)
*
|
2002-07-09 |
2005-05-13 |
|
METHOD FOR TRANSFERRING A LAYER OF CONCEALED SEMICONDUCTOR MATERIAL
|
|
FR2842349B1
(en)
|
2002-07-09 |
2005-02-18 |
|
TRANSFERRING A THIN LAYER FROM A PLATE COMPRISING A BUFFER LAYER
|
|
AU2003274922A1
(en)
|
2002-08-23 |
2004-03-11 |
Amberwave Systems Corporation |
Semiconductor heterostructures having reduced dislocation pile-ups and related methods
|
|
US7594967B2
(en)
|
2002-08-30 |
2009-09-29 |
Amberwave Systems Corporation |
Reduction of dislocation pile-up formation during relaxed lattice-mismatched epitaxy
|
|
US7781850B2
(en)
*
|
2002-09-20 |
2010-08-24 |
Qualcomm Mems Technologies, Inc. |
Controlling electromechanical behavior of structures within a microelectromechanical systems device
|
|
DE10260860B4
(en)
*
|
2002-12-23 |
2008-07-10 |
Robert Bosch Gmbh |
Layer of Si1-xGex, process for their preparation and micromechanical device with it
|
|
US6808953B2
(en)
*
|
2002-12-31 |
2004-10-26 |
Robert Bosch Gmbh |
Gap tuning for surface micromachined structures in an epitaxial reactor
|
|
JP4659732B2
(en)
|
2003-01-27 |
2011-03-30 |
台湾積體電路製造股▲ふん▼有限公司 |
Method for forming a semiconductor layer
|
|
WO2004081982A2
(en)
|
2003-03-07 |
2004-09-23 |
Amberwave Systems Corporation |
Shallow trench isolation process
|
|
US7176041B2
(en)
*
|
2003-07-01 |
2007-02-13 |
Samsung Electronics Co., Ltd. |
PAA-based etchant, methods of using same, and resultant structures
|
|
US7495266B2
(en)
|
2004-06-16 |
2009-02-24 |
Massachusetts Institute Of Technology |
Strained silicon-on-silicon by wafer bonding and layer transfer
|
|
TWI283442B
(en)
*
|
2004-09-09 |
2007-07-01 |
Sez Ag |
Method for selective etching
|
|
US7393733B2
(en)
|
2004-12-01 |
2008-07-01 |
Amberwave Systems Corporation |
Methods of forming hybrid fin field-effect transistor structures
|
|
FR2892733B1
(en)
|
2005-10-28 |
2008-02-01 |
Soitec Silicon On Insulator |
RELAXATION OF LAYERS
|
|
KR101316947B1
(en)
|
2005-11-01 |
2013-10-15 |
메사추세츠 인스티튜트 오브 테크놀로지 |
Monolithically integrated semiconductor materials and devices
|
|
US8063397B2
(en)
|
2006-06-28 |
2011-11-22 |
Massachusetts Institute Of Technology |
Semiconductor light-emitting structure and graded-composition substrate providing yellow-green light emission
|
|
DE102010042570B4
(en)
|
2010-10-18 |
2012-07-26 |
Jörg Funke |
Folding and partially dismountable bicycle
|
|
US9093478B1
(en)
|
2014-04-11 |
2015-07-28 |
International Business Machines Corporation |
Integrated circuit structure with bulk silicon FinFET and methods of forming
|
|
US9842913B1
(en)
|
2016-05-18 |
2017-12-12 |
Globalfoundries Inc. |
Integrated circuit fabrication with boron etch-stop layer
|
|
FR3064398B1
(en)
*
|
2017-03-21 |
2019-06-07 |
Soitec |
SEMICONDUCTOR TYPE STRUCTURE ON INSULATION, ESPECIALLY FOR A FRONT-SIDE TYPE IMAGE SENSOR, AND METHOD FOR MANUFACTURING SUCH STRUCTURE
|
|
JP7668626B2
(en)
*
|
2019-10-04 |
2025-04-25 |
東京応化工業株式会社 |
Etching solution and method for manufacturing semiconductor device
|
|
FR3125631B1
(en)
*
|
2021-07-23 |
2025-01-31 |
Commissariat Energie Atomique |
METHOD FOR MANUFACTURING A SEMICONDUCTOR-ON-INSULATOR SUBSTRATE OF THE SOI OR SIGEOI TYPE BY NEED AND STRUCTURE FOR MANUFACTURING SUCH A SUBSTRATE
|
|
JP2024160726A
(en)
*
|
2023-05-02 |
2024-11-15 |
株式会社Screenホールディングス |
Substrate processing method
|